Physical Design Engineer Job at Apple Inc., Cupertino, CA

dDdJRFY0MVBTK2d6aXZzTnZnU0h6bXR5OGc9PQ==
  • Apple Inc.
  • Cupertino, CA

Job Description

At Apple we work every single day to craft products that enrich people’s lives. Do you love working on challenges that no one has solved yet? Do you like changing the game? We have an opportunity for a forward-thinking and unusually hardworking Physical Design Engineer. As a member of our wide-ranging group, you will have the rare and great opportunity to craft upcoming products that will delight and encourage millions of Apple’s customers every single day. In this role, we will be at the center of a PHY design effort working with architecture, CAD, timing and logic design teams, with a critical impact on delivering outstanding PHY designs. You will be required to do physical designs of outstanding PHY design.

Description

As a Physical Design engineer you will contribute to all phases of physical design of high performance PHY design from RTL to delivery of our final GDSII. Your responsibilities include but are not limited to: Generate block/chip level static timing constraints. Build full chip floor-plan including pin placement, partitions and power grid. Develop and validate high performance low power clock network guidelines. Perform block level place and route and close the design to meet timing, area and power constraints. Generate and Implement ECOs to fix timing, noise and EM IR violations. Run Physical Design verification flow at chip/block level and provide guidelines to fix LVS/DRC violations to other designers. Participate in establishing CAD and physical design methodologies for correct by construction designs. Assist in flow development for chip integration.

Minimum Qualifications

  • Bachelors of Science in Electrical Engineering.

Key Qualifications

Preferred Qualifications

  • The ideal candidate will have deep design experience in high PHY and/or SOC designs
  • Deep Knowledge about industry standards and practices in Physical Design, including Physically aware synthesis, Floor-planning, and Place & Route
  • Experience in developing and implementing Power-grid and Clock specifications
  • Strong understanding of all aspects of Physical construction, Integration and Physical Verification
  • Shown Knowledge of Basic SoC Architecture and HDL languages like Verilog to be able with logic design team for timing fixes Power user of industry standard Physical Design & Synthesis tools
  • Deep Understanding of scripting languages such as Perl/Tcl, solid understanding of Extraction and STA methodology and tools
  • Deep Understanding of Physical Design Verification methodology to debug LVS/DRC issues at chip/block level

Education & Experience

Additional Requirements

Pay & Benefits

  • At Apple, base pay is one part of our total compensation package and is determined within a range. This provides the opportunity to progress as you grow and develop within a role. The base pay range for this role is between $121,900 and $183,600, and your base pay will depend on your skills, qualifications, experience, and location.

    Apple employees also have the opportunity to become an Apple shareholder through participation in Apple’s discretionary employee stock programs. Apple employees are eligible for discretionary restricted stock unit awards, and can purchase Apple stock at a discount if voluntarily participating in Apple’s Employee Stock Purchase Plan. You’ll also receive benefits including: Comprehensive medical and dental coverage, retirement benefits, a range of discounted products and free services, and for formal education related to advancing your career at Apple, reimbursement for certain educational expenses — including tuition. Additionally, this role might be eligible for discretionary bonuses or commission payments as well as relocation. Learn more about Apple Benefits.

    Note: Apple benefit, compensation and employee stock programs are subject to eligibility requirements and other terms of the applicable plan or program.

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.
As a Physical Design engineer you will contribute to all phases of physical design of high performance PHY design from RTL to delivery of our final GDSII. Your responsibilities include but are not limited to: Generate block/chip level static timing constraints. Build full chip floor-plan including pin placement, partitions and power grid. Develop and validate high performance low power clock network guidelines. Perform block level place and route and close the design to meet timing, area and power constraints. Generate and Implement ECOs to fix timing, noise and EM IR violations. Run Physical Design verification flow at chip/block level and provide guidelines to fix LVS/DRC violations to other designers. Participate in establishing CAD and physical design methodologies for correct by construction designs. Assist in flow development for chip integration.

Job Tags

Relocation,

Similar Jobs

Hicks Automotive Group

Human Resources Manager Job at Hicks Automotive Group

 ...leadership team to understand and execute the organizations human resource and talent strategy particularly as it relates to current and...  ...Demonstrates ability to efficiently organize work and maintain a high level of accuracy.* Excellent verbal and written communication... 

Aramark

Director of Internal Communications Job at Aramark

 ...Job Description Aramarks Director of Internal Communications reports to the Vice President of Internal Communications and works with others on the Corporate Communications team and across Aramark to support the companys business strategy and functional initiatives... 

Tekshapers Inc

ETL TESTER Job at Tekshapers Inc

 ...Employment type Full Tme Job Title ETL SQL TESTER with TOSCA Job Location Newark, DE Duration FTE Experience level 10+ Mandatory Skills ETL, SQL, TOSCA Job Description ETL SQL TESTER WITH TOSCA Tekshapers is an equal opportunity... 

Super Soccer Stars

Youth Sports Coach Job at Super Soccer Stars

 .... We invite you to develop your leadership and communication skills with us, while entertaining kids through the joy of playing sports! This role requires a positive attitude, great adaptability, and simply the desire to put smiles on the faces of kids. This part... 

funkitron

Casual Mobile Free To Play Unity Game Programmer Job at funkitron

 ...About Us: Funkitron, Inc., at the forefront of innovation in mobile free-to-play games, is a prominent long time developer in the casual gaming industry. Based in the Boston area, we are dedicated to creating games that are not only immensely enjoyable for players but...